3

# What's up with compare\_exchange\_weak anyway?

D



March 29th, 2018

<u>Last time</u>, I left you with a homework assignment: <u>Watch this video on std::atomic</u>.

At time code 33:03, the presenter notes the weak version of compareexchange (which is permitted to fail even if the value matches the expected value) and <u>tries to reverse-engineer</u> what kind of hardware would require this operation, eventually settling on a NUMA architecture where cross-node memory accesses can time out.

But there's no need to speculate about something that exotic, because the answer is all around us. In fact, it's probably happening right now on a computer in the presenter's pocket.

Most RISC processors do not have a compare-exchange instruction. Instead, they use a *load locked/store conditional* pattern. This pattern is employed by the ARM architecture, and we also saw it for <u>Alpha AXP</u>, and we'll see it later for MIPS and PowerPC.

The *load locked/store conditional* pattern goes like this:

- Issue a *load locked* instruction which reads a value from memory and instructs the processor to monitor that location for writes from other processors.
- Perform some computations.
- Issue a store conditional instruction which writes a value to the same memory location that was locked, provided the processor can prove that the memory has not been written to in the interim.

The conditional store can fail if another processor has written to the memory, or memory on the same cache line or other unit of monitoring granularity, or if the processor took an interrupt.

On an ARM, a strong compare-exchange contains a loop because the only way that compare\_exchange\_strong is permitted to fail is when the current value of the atomic variable does not match the expected

value. If the failure reason was because of contention, then the strong version must perform an internal retry loop until the operation succeeds, or until the failure condition is met.

Consider the compare-exchange loop in the code sample in the presentation:

```
do { new_n->next = old_h; }
while (!head.compare_exchange_strong(old_h, new_n));
```

The compare\_exchange\_strong has an embedded loop, and it's part of another loop. So we have to generate two loops:

```
; r0 is new_n
    ; r1 is old_h
    ; r2 is the address of the atomic variable "head"
outer_loop:
    STR
        r1, [r0] ; new_n->next = old_h
retry:
   DMB ; data memory barrier LDREX r3, [r2] ; locked load of head
            r3, r1 ; is it what we expected?
    CMP
            fail ; N: operation failed
    BNE
    STREX r4, r0, [r2]; try to store new value CBNZ r4, retry; lost the lock, try again
                             ; data memory barrier
    DMB
    ; succeeded - continue with code that comes after
    ; This code goes at the end of the function because ARM
    ; statically predicts forward-jumps as not-taken.
fail:
    DMB
                             ; data memory barrier
            r1, r3
                             ; old_h = current value of head
    MOV
            outer loop
                            ; restart the outer loop
    В
```

The outer loop drives the loop written by the C++ programmer. The inner loop is the one required by compare\_exchange\_strong.

•

The weak version avoids this nested loop:

```
do { new_n->next = old_h; }
while (!head.compare_exchange_weak(old_h, new_n));
```

With this version, the compiler can simply bail out at the first sign of trouble. It avoids having to create a separate fail label and reduces register pressure because it doesn't need to carry the expected and actual values through the (no-longer present) inner loop.

```
; r0 is new_n
    ; r1 is old_h
    ; r2 is the address of the atomic variable "head"
outer_loop:
    STR
              r1, [r0] ; new_n->next = old_h
    MOV
             r3, r1 ; save old_h before we overwrite
it
    DMB ; data memory barrier

LDREX r1, [r2] ; locked load of head into old_h

CMP r3, r1 ; is it what we expected?

BNE outer_loop ; N: retry with revised old_h
             r3, r0, [r2] ; try to store new value
    STREX
    CBNZ
              r3, outer_loop ; lost the lock, try again
    DMB
                                 ; data memory barrier
     ; succeeded - continue with code that comes after
```

When should you prefer the strong version of compare-exchange as opposed to the weak version? We'll take up that question next time.



Tagged Code

### Read next

# How do I choose between the strong and weak versions of compare-exchange?

It depends on how bad a spurious failure is for your algorithm.



0 comment

#### The MIPS R4000, part 1: Introduction

Here we go again.



0 comment

# 0 comments

Comments are closed. <u>Login to edit/delete your existing comments</u>

#### **Archive**

April 2022

March 2022

February 2022

January 2022

December 2021

November 2021

October 2021

September 2021

August 2021

July 2021

June 2021

in

#### **Relevant Links**

I wrote a book

Ground rules

Disclaimers and such

My necktie's Twitter

# Categories

Code

History

Tips/Support

Other

Non-Computer